posted by organizer: hipineb || 747 views || tracked by 4 users: [display]

HiPINEB 2016 : The 2nd IEEE International Workshop on High-Performance Interconnection Networks in the Exascale and Big-Data Era


When Mar 12, 2016 - Mar 12, 2016
Where Barcelona, Spain
Submission Deadline Dec 31, 2015
Notification Due Jan 25, 2016
Categories    HPC   interconnection networks   exascale   big-data

Call For Papers

HiPINEB 2016

The 2nd IEEE International Workshop on High-Performance Interconnection Networks in the Exascale and Big-Data Era

Barcelona, Spain, March 2016

To be held in conjunction with the HPCA Conference 2016


By the year 2023, High-Performance Computing (HPC) Systems are expected to break the performance barrier of the Exaflop (10^18 FLOPS) while their power consumption is kept at current levels (or increases marginally), what is known as the Exascale challenge. In addition, more storage capacity and data-access speed is demanded to HPC clusters and datacenters to manage and store huge amounts of data produced by software applications, what is known as the Big-Data challenge. Indeed, both the Exascale and Big-Data challenges are driving the technological revolution of this decade, motivating big research and development efforts from industry and academia. In this context, the interconnection network plays an essential role in the architecture of HPC systems and datacenters, as the number of processing or storage nodes to be interconnected in these systems is very likely to grow significantly to meet the higher computing and storage demands. Besides, the capacity of the network links is expected to grow, as the roadmaps of several interconnect standards forecast. Therefore, the interconnection network should provide a high communication bandwidth and low latency, otherwise the network will become the bottleneck of the entire system. In that regard, many design aspects are considered when it comes to improving the interconnection network performance, such as topology, routing algorithm, power consumption, reliability and fault tolerance, congestion control, programming models, control software, etc.

The main goal of the second HiPINEB workshop is to gather and discuss in a full-day event the latest and most prominent efforts and advances, both from industry and academia, in the design and development of scalable high-performance interconnection networks, especially those oriented to meet the Exascale challenge and Big-data demands.

All researchers and professionals, both from industry and academia, working in the area of interconnection networks for scalable HPC systems and Datacenters are encouraged to submit an original paper to the workshop and to attend this event.


The list of topics covered by this workshop includes, but is not limited to, the following:

* Interconnect architectures and network technologies for high-speed, low-latency interconnects.
* Scalable network topologies, suitable for interconnecting a huge number of nodes.
* Power saving policies in the interconnect devices and network infrastructure, both at software and hardware level.
* Emerging ideas, work-in-progress and early, high-impact achievements.
* Good practices in the configuration of the network control software.
* Network communication protocols: MPI, RDMA, Hadoop, etc.
* APIs and support for programming models.
* Routing algorithms.
* Quality of Service (QoS).
* Reliability and Fault tolerance.
* Load balancing and traffic scheduling.
* Network Virtualization.
* Congestion Management.
* Applications and Traffic characterization.
* Modeling and simulation tools.
* Performance Evaluation.

Note, however, that papers focused on topics that are too far from the design, development and configuration of high-performance interconnects for HPC systems and Datacenters (e.g., mobile networks, intrusion detection, peer-to-peer networks or grid/cloud computing) will be automatically considered as out of scope and rejected without review.


Papers must be in PDF format and should include title, authors and affiliations as well as the e-mail address of the contact author. Submitted manuscripts may not exceed 8 single-spaced double-column pages using 10-point size font on 8.5x11 inch pages, including figures, tables, and references. At least one author of the paper must be registered for the conference workshop.
The conference style is based on IEEE (available at:

HiPINEB manuscript submissions are managed by easyChair. To submit a paper, go to and follow the instructions.


Authors are entitled to submit original papers of high technical quality, according to the list of topics described above. Papers will be reviewed based on originality, novelty, technical strength, presentation quality, correctness and relevance to the conference scope. Papers will be published in the workshop proceedings which will be submitted for indexing and inclusion in international platforms. Further details will be provided soon.


Best papers among those selected for HiPINEB 2016 will be published in a journal Special Issue. Further information will be provided soon.


Submission Opens: 15 October 2015
Paper submission due: 18 December 2015
Notification of acceptance: 25 January 2016
Early Registration due: 1 February 2016
Camera-ready papers due: TBA
Workshop date: 12 March 2016

All deadlines are set at 11:59 p.m. anywhere on Earth



* Pedro Javier Garcia, University of Castilla-La Mancha, Spain
* Jesus Escudero-Sahuquillo, Technical University of Valencia, Spain

Program Committee:


Steering Committee:

* Jose Duato, Technical University of Valencia, Spain
* Francisco Jose Quiles, University of Castilla-La Mancha, Spain
* Torsten Hoefler, ETH Zurich, Switzerland
* Timothy M. Pinkston, University of Southern California, USA
* Eitan Zahavi, Mellanox, Israel


For more information on HiPINEB 2016, or if you have any question, please contact the workshop organizers at or

Related Resources

HPC 2017   High Performance Computing Symposium
HiPINEB 2017   The 3rd IEEE International Workshop on High-Performance Interconnection Networks in the Exascale and Big-Data Era
ISC HPC 2017   ISC High Performance 2017
HPDC 2017   The 26th International ACM Symposium on High-Performance Parallel and Distributed Computing
IROS 2017   IEEE/RSJ International Conference on Intelligent Robots and Systems
EuroMPI/USA 2017   The 24th European MPI Users' Group Meeting
ParCo 2017   Parallel Computing Conference
IEEE-HP3C 2017   IEEE-International Conference on High Performance Compilation, Computing and Communications (HP3C-2017)
HPCCT 2016   2016 High Performance Computing and Cluster Technologies Conference (HPCCT 2016)-Ei Compendex
WACEBI 2016   2016 Workshop on Accelerator-Enabled Algorithms and Applications in Bioinformatics